容量 | 18M |
---|---|
規格 | 1Mx18 |
陣 | 2 |
狀態 | Prod |
速度Mhz | 250, 300, 333 |
評論上一版本 | |
產品系列 | 61 = QUAD/P DDR-2/P |
配置 | 1M18 = 1M x18 |
包裝代碼 | M3 = 165-ball BGA (15 x 17 mm) |
ROHS版 | = Leaded |
突發類型 | B2 = Burst 2 |
硅片版本 | A = A |
讀延時(RL) | blank = 1.5 clock cycles or 2.5 clock cycles |
ODT選項 | blank = No ODT |
產品類別 | DD = DDR-II, Common I/O |
溫度範圍 | I = Industrial (-40°C to +85°C) |
速度 | 300 = 300MHz |
The 18Mb IS61DDB251236A and IS61DDB21M18A are synchronous, high-performance CMOS static random access memory (SRAM) devices. These SRAMs have a common I/O bus. The rising edge of K clock initiates the read/write operation, and all internal operations are self-timed. Refer to the Timing Reference Diagram for Truth Table for a description of the basic operations of these DDR-II (Burst of 2) CIO SRAMs.