IS61DDB21M18A-300M3I

Density 18M
Org 1Mx18
Burst 2
Status Prod
Speed Mhz 250, 300, 333
Comments Previous Revision
Product Family 61 = QUAD/P DDR-2/P
Configuration 1M18 = 1M x18
Package Code M3 = 165-ball BGA (15 x 17 mm)
ROHS Version = Leaded
Burst Type B2 = Burst 2
Die Rev A = A
Read Latency (RL) blank = 1.5 clock cycles or 2.5 clock cycles
ODT Option blank = No ODT
Product Type DD = DDR-II, Common I/O
Temperature Range I = Industrial (-40°C to +85°C)
Speed 300 = 300MHz

IS61DDB21M18A-300M3I Features

  • 512Kx36 and 1Mx18 configuration available.
  • On-chip delay-locked loop (DLL) for wide data valid window.
  • Common I/O read and write ports.
  • Synchronous pipeline read with self-timed late write operation.
  • Double Data Rate (DDR) interface for read and write input ports.
  • Fixed 2-bit burst for read and write operations.
  • Clock stop support.
  • Two input clocks (K and K#) for address and control registering at rising edges only. Two input clocks (C and C#) for data output control. Two echo clocks (CQ and CQ#) that are delivered simultaneously with data. +1.8V core power supply and 1.5V to 1.8V VDDQ, used with 0.75V to 0.9V VREF.
  • HSTL input and output interface.
  • Registered addresses, write and read controls, byte writes, data in, and data outputs.
  • Full data coherency.
  • Boundary scan using limited set of JTAG 1149.1 functions.
  • Byte write capability.
  • Fine ball grid array (FBGA) package: 13mmx15mm and 15mmx17mm body size 165-ball (11 x 15) array
  • Read/write address
  • Read enable
  • Write enable
  • Byte writes for first burst address
  • Data-in for first burst address The following are registered on the rising edge of the K# clock:
  • Byte writes for second burst address

Overview

The 18Mb IS61DDB251236A and IS61DDB21M18A are synchronous, high-performance CMOS static random access memory (SRAM) devices. These SRAMs have a common I/O bus. The rising edge of K clock initiates the read/write operation, and all internal operations are self-timed. Refer to the Timing Reference Diagram for Truth Table for a description of the basic operations of these DDR-II (Burst of 2) CIO SRAMs.

 

Related Part Number(s)

Description Stock Qty Available Qty Description Stock Qty Available Qty
IS61DDB21M18A-300M3I-TR IS61DDB21M18A-300B4LI
IS61DDB21M18A IS61DDB21M18A-300B4LI-TR
IS61DDB21M18A-250B4 IS61DDB21M18A-300M3
IS61DDB21M18A-250B4-TR IS61DDB21M18A-300M3-TR
IS61DDB21M18A-250B4I IS61DDB21M18A-300M3L 10,000
IS61DDB21M18A-250B4I-TR IS61DDB21M18A-300M3L-TR
IS61DDB21M18A-250B4L IS61DDB21M18A-300M3LI 10,000
IS61DDB21M18A-250B4L-TR IS61DDB21M18A-300M3LI-TR
IS61DDB21M18A-250B4LI IS61DDB21M18A-333B4
IS61DDB21M18A-250B4LI-TR IS61DDB21M18A-333B4-TR
IS61DDB21M18A-250M3 IS61DDB21M18A-333B4I
IS61DDB21M18A-250M3-TR IS61DDB21M18A-333B4I-TR
IS61DDB21M18A-250M3I IS61DDB21M18A-333B4L
IS61DDB21M18A-250M3I-TR IS61DDB21M18A-333B4L-TR
IS61DDB21M18A-250M3L 10,000 IS61DDB21M18A-333B4LI
IS61DDB21M18A-250M3L-TR IS61DDB21M18A-333B4LI-TR
IS61DDB21M18A-250M3LI 10,000 IS61DDB21M18A-333M3
IS61DDB21M18A-250M3LI-TR IS61DDB21M18A-333M3-TR
IS61DDB21M18A-300B4 IS61DDB21M18A-333M3I
IS61DDB21M18A-300B4-TR IS61DDB21M18A-333M3I-TR
IS61DDB21M18A-300B4I IS61DDB21M18A-333M3L 10,000
IS61DDB21M18A-300B4I-TR IS61DDB21M18A-333M3L-TR
IS61DDB21M18A-300B4L 144 IS61DDB21M18A-333M3LI 10,000
IS61DDB21M18A-300B4L-TR IS61DDB21M18A-333M3LI-TR