規格 | 1Mx36 |
---|---|
VccQ | 2.5V |
電壓 | 2.5V |
tKQ | 2.6, 3.1, 3.5 |
速度(MHz) | 166 |
腳位/封裝 | TQ = TQFP |
狀態 | Prod |
型號別 | IBIS |
評注 | P/SCD, IS61VPS102436A |
產品系列 | 61 = 高速 |
焊接 | [空白] = SnPb |
温規 | [空白] = 商規 (0C to +70°C) |
展示更多
(60)
IS61VPS102436B-166TQ 特徵
- Internal self-timed write cycle
- Individual Byte Write Control and Global Write
- Clock controlled, registered address, data and control
- Burst sequence control using MODE input
- Three chip enable option for simple depth ex- pansion and address pipelining
- Common data inputs and data outputs
- Auto Power-down during deselect
- Single cycle deselect
- Snooze MODE for reduced-power standby
- JTAG Boundary Scan for BGA package
- Power Supply LPS: Vdd 3.3V (+ 5%), Vddq 3.3V/2.5V (+ 5%) VPS: Vdd 2.5V (+ 5%), Vddq 2.5V (+ 5%) VVPS: Vdd 1.8V (+ 5%), Vddq 1.8V (+ 5%)
- JEDEC 100-Pin QFP, 119-ball BGA, and 165- ball BGA packages
概觀
The 36Mb product family features high-speed, low-power synchronous static RAMs designed to provide burstable, high-performance memory for communication and net- working applications. The IS61LPS/VPS102436B and IS64LPS102436B are organized as 1,048,476 words by 36 bits. The IS61LPS102432B is organized as 1,048,476 words by 32 bits. The IS61LPS/VPS204818B is organized as 2,096,952 words by 18 bits. Fabricated with ISSI's advanced CMOS technology, the device integrates a 2-bit burst counter, high-speed SRAM core, and high- drive capability outputs into a single monolithic circuit. All synchronous inputs pass through registers controlled by a positive-edge-triggered single clock input.