規格 512Kx36
2
速度(MHz) 300
腳位/封裝 M3 = 165-ball BGA (15 x 17 mm)
狀態 Prod
型號別 ibis/verilog
評注 2.0 Cycle Read Latency
產品系列 61 = 高速
產品類別 QDP = QUADP
讀延時(RL) 2 = 2 clock cycles
ODT選項 A = 無ODT
焊接 L = 無鉛
温規 I = 工業級 (-40C to +85°C)
相關IC编號
IS61QDP2B251236A-300M3LI-TR
IS61QDP2B251236A-250B4
IS61QDP2B251236A-250B4-TR
IS61QDP2B251236A-250B4I
IS61QDP2B251236A-250B4I-TR
IS61QDP2B251236A-250B4L
IS61QDP2B251236A-250B4L-TR
IS61QDP2B251236A-250B4LI
IS61QDP2B251236A-250B4LI-TR
IS61QDP2B251236A-250M3
IS61QDP2B251236A-250M3-TR
IS61QDP2B251236A-250M3I
IS61QDP2B251236A-250M3I-TR
IS61QDP2B251236A-250M3L
IS61QDP2B251236A-250M3L-TR
IS61QDP2B251236A-250M3LI
IS61QDP2B251236A-250M3LI-TR
IS61QDP2B251236A-300B4
IS61QDP2B251236A-300B4-TR
IS61QDP2B251236A-300B4I
IS61QDP2B251236A-300B4I-TR
IS61QDP2B251236A-300B4L
IS61QDP2B251236A-300B4L-TR
IS61QDP2B251236A-300B4LI
IS61QDP2B251236A-300B4LI-TR
IS61QDP2B251236A-300M3
IS61QDP2B251236A-300M3-TR
IS61QDP2B251236A-300M3I
IS61QDP2B251236A-300M3I-TR
IS61QDP2B251236A-300M3L
IS61QDP2B251236A-300M3L-TR
IS61QDP2B251236A-333B4
IS61QDP2B251236A-333B4-TR
IS61QDP2B251236A-333B4I
IS61QDP2B251236A-333B4I-TR
IS61QDP2B251236A-333B4L
IS61QDP2B251236A-333B4L-TR
IS61QDP2B251236A-333B4LI
IS61QDP2B251236A-333B4LI-TR
IS61QDP2B251236A-333M3
IS61QDP2B251236A-333M3-TR
IS61QDP2B251236A-333M3I
IS61QDP2B251236A-333M3I-TR
IS61QDP2B251236A-333M3L
IS61QDP2B251236A-333M3L-TR
IS61QDP2B251236A-333M3LI
IS61QDP2B251236A-333M3LI-TR
IS61QDP2B251236A1-250B4
IS61QDP2B251236A1-250B4-TR
IS61QDP2B251236A1-250B4I
IS61QDP2B251236A1-250B4I-TR
IS61QDP2B251236A1-250B4L
IS61QDP2B251236A1-250B4L-TR
IS61QDP2B251236A1-250B4LI
IS61QDP2B251236A1-250B4LI-TR
IS61QDP2B251236A1-250M3
IS61QDP2B251236A1-250M3-TR
IS61QDP2B251236A1-250M3I
IS61QDP2B251236A1-250M3I-TR
IS61QDP2B251236A1-250M3L
IS61QDP2B251236A1-250M3L-TR
IS61QDP2B251236A1-250M3LI
IS61QDP2B251236A1-250M3LI-TR
IS61QDP2B251236A1-300B4
IS61QDP2B251236A1-300B4-TR
IS61QDP2B251236A1-300B4I
IS61QDP2B251236A1-300B4I-TR
IS61QDP2B251236A1-300B4L
IS61QDP2B251236A1-300B4L-TR
IS61QDP2B251236A1-300B4LI
IS61QDP2B251236A1-300B4LI-TR
IS61QDP2B251236A1-300M3
IS61QDP2B251236A1-300M3-TR
IS61QDP2B251236A1-300M3I
IS61QDP2B251236A1-300M3I-TR
IS61QDP2B251236A1-300M3L
IS61QDP2B251236A1-300M3L-TR
IS61QDP2B251236A1-300M3LI
IS61QDP2B251236A1-300M3LI-TR
IS61QDP2B251236A1-333B4
IS61QDP2B251236A1-333B4-TR
IS61QDP2B251236A1-333B4I
IS61QDP2B251236A1-333B4I-TR
IS61QDP2B251236A1-333B4L
IS61QDP2B251236A1-333B4L-TR
IS61QDP2B251236A1-333B4LI
IS61QDP2B251236A1-333B4LI-TR
IS61QDP2B251236A1-333M3
IS61QDP2B251236A1-333M3-TR
IS61QDP2B251236A1-333M3I
IS61QDP2B251236A1-333M3I-TR
IS61QDP2B251236A1-333M3L
IS61QDP2B251236A1-333M3L-TR
IS61QDP2B251236A1-333M3LI
IS61QDP2B251236A1-333M3LI-TR
IS61QDP2B251236A2-250B4
IS61QDP2B251236A2-250B4-TR
IS61QDP2B251236A2-250B4I
IS61QDP2B251236A2-250B4I-TR
IS61QDP2B251236A2-250B4L
IS61QDP2B251236A2-250B4L-TR
IS61QDP2B251236A2-250B4LI
IS61QDP2B251236A2-250B4LI-TR
IS61QDP2B251236A2-250M3
IS61QDP2B251236A2-250M3-TR
IS61QDP2B251236A2-250M3I
IS61QDP2B251236A2-250M3I-TR
IS61QDP2B251236A2-250M3L
IS61QDP2B251236A2-250M3L-TR
IS61QDP2B251236A2-250M3LI
IS61QDP2B251236A2-250M3LI-TR
IS61QDP2B251236A2-300B4
IS61QDP2B251236A2-300B4-TR
IS61QDP2B251236A2-300B4I
IS61QDP2B251236A2-300B4I-TR
IS61QDP2B251236A2-300B4L
IS61QDP2B251236A2-300B4L-TR
IS61QDP2B251236A2-300B4LI
IS61QDP2B251236A2-300B4LI-TR
IS61QDP2B251236A2-300M3
IS61QDP2B251236A2-300M3-TR
IS61QDP2B251236A2-300M3I
IS61QDP2B251236A2-300M3I-TR
IS61QDP2B251236A2-300M3L
IS61QDP2B251236A2-300M3L-TR
IS61QDP2B251236A2-300M3LI
IS61QDP2B251236A2-300M3LI-TR
IS61QDP2B251236A2-333B4
IS61QDP2B251236A2-333B4-TR
IS61QDP2B251236A2-333B4I
IS61QDP2B251236A2-333B4I-TR
IS61QDP2B251236A2-333B4L
IS61QDP2B251236A2-333B4L-TR
IS61QDP2B251236A2-333B4LI
IS61QDP2B251236A2-333B4LI-TR
IS61QDP2B251236A2-333M3
IS61QDP2B251236A2-333M3-TR
IS61QDP2B251236A2-333M3I
IS61QDP2B251236A2-333M3I-TR
IS61QDP2B251236A2-333M3L
IS61QDP2B251236A2-333M3L-TR
IS61QDP2B251236A2-333M3LI
IS61QDP2B251236A2-333M3LI-TR


IS61QDP2B251236A-300M3LI 特徵

  • 512Kx36 and 1Mx18 configuration available.
  • On-chip Delay-Locked Loop (DLL) for wide data valid window.
  • Separate independent read and write ports with concurrent read and write operations.
  • Synchronous pipeline read with EARLY write operation.
  • Double Data Rate (DDR) interface for read and write input ports. 2.0 Cycle read latency. Fixed 2-bit burst for read and write operations.
  • Clock stop support.
  • Two input clocks (K and K#) for address and control registering at rising edges only. Two echo clocks (CQ and CQ#) that are delivered simultaneously with data.
  • Data valid pin (QVLD).
  • HSTL input and output interface.
  • Registered addresses, write and read controls, byte writes, data in, and data outputs.
  • Full data coherency.
  • Boundary scan using limited set of JTAG 1149.1 functions.
  • Byte Write capability.
  • Fine ball grid array (FBGA) package option: 13mmx15mm and 15mmx17mm body size 165-ball (11 x 15) array
  • Programmable impedance output drivers via 5x user-supplied precision resistor.
  • ODT (On Die Termination) feature is supported optionally on data input, K/K#, and BWx#. The end of top mark (A/A1/A2) is to define options.
  • Read address
  • Read enable
  • Write enable
  • Data-in for early writes The following are registered on the rising edge of the K# clock:
  • Write address
  • Byte writes