IS61QDP2B24M18C2-450B4LI-TR

容量 72M
規格 4Mx18
2
狀態 Prod
速度Mhz 300, 333, 400, 450
評論上一版本 2.0 Cycle Read Latency
產品系列 61 = QUAD/P DDR-2/P
配置 4M18 = 4M x18
包裝代碼 B4 = 165 ball BGA (13 x 15 mm)
ROHS版 L = Lead-free
突發類型 B2 = Burst 2
硅片版本 C = C
讀延時(RL) 2 = 2.0 clock cycles
ODT選項 2 = ODT Option 2 If ODT = HIGH, a high range termination resistance is selected. If ODT = LOW or floating, ODT is disabled
產品類別 QDP = QUADP
溫度範圍 I = Industrial (-40°C to +85°C)
速度 450 = 450MHz
外包裝 Tape on Reel

IS61QDP2B24M18C2-450B4LI-TR 特徵

  • 2Mx36 and 4Mx18 configuration available.
  • On-chip Delay-Locked Loop (DLL) for wide data valid window.
  • Separate independent read and write ports with concurrent read and write operations.
  • Max. 450 MHz clock for high bandwidth
  • Synchronous pipeline read with EARLY write operation.
  • Double Data Rate (DDR) interface for read and
  • write input ports. 2.0 Cycle read latency. Fixed 2-bit burst for read and write operations. Two input clocks (K and K#) for address and control registering at rising edges only. Two echo clocks (CQ and CQ#) that are delivered simultaneously with data.
  • Data valid pin (QVLD).
  • HSTL input and output interface.
  • Full data coherency.
  • Boundary scan using limited set of JTAG 1149.1 functions.
  • Byte Write capability.
  • Fine ball grid array (FBGA) package option: 13mmx15mm and 15mmx17mm body size 165-ball (11 x 15) array
  • Programmable impedance output drivers via 5x user-supplied precision resistor.
  • ODT (On Die Termination) feature is supported optionally on data input, K/K#, and BWx#.

概觀

The IS61QDP2B22M36C/C1/C2 and IS61QDP2B24M18 C/C1/C2 are 72Mb synchronous, high-performance CMOS static random access memory (SRAM) devices. These SRAMs have separate I/Os, eliminating the need for high-speed bus turnaround. The rising edge of K clock initiates the read/write operation, and all internal operations are self-timed. Refer to the Timing Reference Diagram for Truth Table for a description of the basic operations of these QUADP (Burst of 2) SRAMs. The input address bus operates at double data rate. Byte writes can change with the corresponding data-in to enable or disable writes on a per-byte basis. An internal write buffer enables the data-ins to be registered half a cycle earlier than the write address. The first data-in burst is clocked at the same time as the write command signal, and the second burst is timed to the following rising edge of the K# clock. During the burst read operation, the data-outs from the first bursts are updated from output registers of the second rising edge of the K# clock (starting two and half cycles later after read command). The data-outs from the second bursts are updated with the third rising edge of the K clock. The K and K# clocks are used to time the data-outs. The device is operated with a single +1.8V power supply and is compatible with HSTL I/O interface.

 

相關IC编號

IC 編號 庫存數量 可用數量 IC 編號 庫存數量 可用數量
IS61QDP2B24M18C-300B4 IS61QDP2B24M18C1-300M3
IS61QDP2B24M18C-300B4-TR IS61QDP2B24M18C1-300M3-TR
IS61QDP2B24M18C-300B4I IS61QDP2B24M18C1-300M3I
IS61QDP2B24M18C-300B4I-TR IS61QDP2B24M18C1-300M3I-TR
IS61QDP2B24M18C-300B4L IS61QDP2B24M18C1-300M3L
IS61QDP2B24M18C-300B4L-TR IS61QDP2B24M18C1-300M3L-TR
IS61QDP2B24M18C-300B4LI IS61QDP2B24M18C1-300M3LI
IS61QDP2B24M18C-300B4LI-TR IS61QDP2B24M18C1-300M3LI-TR
IS61QDP2B24M18C-300M3 IS61QDP2B24M18C1-333B4
IS61QDP2B24M18C-300M3-TR IS61QDP2B24M18C2-300B4
IS61QDP2B24M18C-300M3I IS61QDP2B24M18C2-300B4-TR
IS61QDP2B24M18C-300M3I-TR IS61QDP2B24M18C2-300B4I
IS61QDP2B24M18C-300M3L IS61QDP2B24M18C2-300B4I-TR
IS61QDP2B24M18C-300M3L-TR IS61QDP2B24M18C2-300B4L
IS61QDP2B24M18C-300M3LI IS61QDP2B24M18C2-300B4L-TR
IS61QDP2B24M18C-300M3LI-TR IS61QDP2B24M18C2-300B4LI
IS61QDP2B24M18C-333B4 IS61QDP2B24M18C2-300B4LI-TR
IS61QDP2B24M18C-333B4-TR IS61QDP2B24M18C2-300M3
IS61QDP2B24M18C1-300B4 IS61QDP2B24M18C2-300M3-TR
IS61QDP2B24M18C1-300B4-TR IS61QDP2B24M18C2-300M3I
IS61QDP2B24M18C1-300B4I IS61QDP2B24M18C2-300M3I-TR
IS61QDP2B24M18C1-300B4I-TR IS61QDP2B24M18C2-300M3L
IS61QDP2B24M18C1-300B4L IS61QDP2B24M18C2-300M3L-TR
IS61QDP2B24M18C1-300B4L-TR IS61QDP2B24M18C2-300M3LI
IS61QDP2B24M18C1-300B4LI IS61QDP2B24M18C2-300M3LI-TR
IS61QDP2B24M18C1-300B4LI-TR
顯示全部 (192)