|腳位/封裝||M3 = 165-ball BGA (15 x 17 mm)|
|產品系列||61 = 高速|
|產品類別||QD = QUAD|
|讀延時（RL）||[空白] = 2.5 clock cycles|
|焊接||[空白] = 含鉛|
|温規||I = 工業級 (-40C to +85°C)|
- 2Mx36 and 4Mx18 configuration available.
- Separate independent read and write ports with concurrent read and write operations.
- Max. 400 MHz clock for high bandwidth
- Synchronous pipeline read with EARLY write operation.
- Double Data Rate (DDR) interface for read and write input ports.
- Fixed 2-bit burst for read and write operations.
- Clock stop support.
- Two input clocks (K and K#) for address and control registering at rising edges only. Two output clocks (C and C#) for data output control. Two echo clocks (CQ and CQ#) that are delivered simultaneously with data. +1.8V core power supply and 1.5, 1.8V VDDQ, used with 0.75, 0.9V VREF.
- HSTL input and output interface.
- Full data coherency.
- On-chip Delay-Locked loop (DLL) for wide data valid window.
- Boundary scan using limited set of JTAG 1149.1 functions.
- Byte write capability.
- Fine ball grid array (FBGA) package: 13mmx15mm and 15mmx17mm body size 165-ball (11 x 15) array
The 72Mb IS61QDB22M36C and IS61QDB24M18C are syn- chronous, high-performance CMOS static random access memory (SRAM) devices. These SRAMs have separate I/Os, eliminating the need for high-speed bus turnaround. The rising edge of K clock initi- ates the read/write operation, and all internal operations are self-timed. Refer to the Timing Reference Diagram for Truth Table for a description of the basic operations of these QUAD (Burst of 2) SRAMs. The input address bus operates at double data rate. Byte writes can change with the corresponding data-in to en- able or disable writes on a per-byte basis. An internal write buffer enables the data-ins to be registered half a cycle earli- er than the write address. The first data-in burst is clocked at the same time as the write command signal, and the second burst is timed to the following rising edge of the K# clock. During the burst read operation, the data-outs from the first bursts are updated from output registers of the second rising edge of the C# clock (starting 1.5 cycles later after read com- mand). The data-outs from the second bursts are updated with the third rising edge of the C clock. The K and K# clocks are used to time the data-outs whenever the C and C# clocks are tied high. The device is operated with a single +1.8V power supply and is compatible with HSTL I/O interfaces.