The 36Mb IS61DDPB21M36B/B1/B2 and IS61DDPB22M18B/B1/B2 are synchronous, high- performance CMOS static random access memory (SRAM) devices. These SRAMs have a common I/O bus. The rising edge of K clock initiates the read/write operation, and all internal operations are self-timed. Refer to the Timing Reference Diagram for Truth Table for a description of the basic operations of these DDR-IIP (Burst of 2) CIO SRAMs. Read and write addresses are registered on alternating rising edges of the K clock. Reads and writes are performed in double data rate. The following are registered internally on the rising edge of the K clock:
IC 編號 | 庫存數量 | 可用數量 | IC 編號 | 庫存數量 | 可用數量 |
---|---|---|---|---|---|
IS61DDPB22M36B | IS61DDPB22M36B2 | ||||
IS61DDPB22M36B1 | IS61DDPB22M36B2-TR | ||||
IS61DDPB22M36B1-TR |