規格 16Mx32
類型 MDDR
電壓 1.8V
刷新 8K
速度(MHz) 6 = up to 166Mhz
腳位/封裝 BGA(90)
狀態 Prod
型號別 IBIS, IBIS(46)
產品系列 43 = 商業/工業級DDR/DDR2/DDR3/DDR4
總線寬度 32 = x32
字數 160 = 16M
代/版本 C
焊接 L = SnAgCu
温規 I = 工業級 (-40C to +85°C)

IS43LR32160C-6BLI 特徵

  • JEDEC standard 1.8V power supply.
  • VDD = 1.8V, VDDQ = 1.8V
  • Four internal banks for concurrent operation
  • MRS cycle with address key programs
  • - CAS latency 2, 3 (clock) - Burst length (2, 4, 8, 16) - Burst type (sequential & interleave)
  • Fully differential clock inputs (CK, /CK)
  • All inputs except data & DM are sampled at the rising edge of the system clock
  • Data I/O transaction on both edges of data strobe
  • Bidirectional data strobe per byte of data (DQS)
  • DM for write masking only
  • Edge aligned data & data strobe output
  • Center aligned data & data strobe input
  • 64ms refresh period (8K cycle)
  • Auto & self refresh
  • Concurrent Auto Precharge
  • Maximum clock frequency up to 200MHZ
  • Maximum data rate up to 400Mbps/pin
  • Power Saving support
  • Status Register Read (SRR)
  • LVCMOS compatible inputs/outputs

概觀

The IS43/46LR32160C is 536,870,912 bits CMOS Mobile Double Data Rate Synchronous DRAM organized as 4 banks of 4,194,304 words x 32 bits. This product uses a double-data-rate architecture to achieve high-speed operation. The Data Input/ Output signals are transmitted on a 32-bit bus. The double data rate architecture is essentially a 2N prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. This product offers fully synchronous operations referenced to both rising and falling edges of the clock. The data paths are internally pipelined and 2n-bits prefetched to achieve very high bandwidth. All input and output voltage levels are compatible with LVCMOS.