容量 | 18M |
---|---|
規格 | 1Mx18 |
陣 | 4 |
狀態 | Prod |
速度Mhz | 300, 333, 400, 450 |
評論上一版本 | 2.0 Cycle Read |
產品系列 | 61 = QUAD/P DDR-2/P |
配置 | 1M18 = 1M x18 |
包裝代碼 | B4 = 165 ball BGA (13 x 15 mm) |
ROHS版 | L = Lead-free |
突發類型 | B4 = Burst 4 |
硅片版本 | A = A |
讀延時(RL) | 2 = 2.0 clock cycles |
ODT選項 | 1 = ODT Option 1 If ODT = HIGH or floating, a high range termination resistance is selected. If ODT = LOW, a low range termination resistance is selected. |
產品類別 | DDP = DDR-IIP, Common I/O |
溫度範圍 | I = Industrial (-40°C to +85°C) |
速度 | 333 = 333MHz |
The 18Mb IS61DDP2B451236A/A1/A2 and IS61DDP2B41M18A/A1/A2 are synchronous, high- performance CMOS static random access memory (SRAM) devices. These SRAMs have a common I/O bus. The rising edge of K clock initiates the read/write operation, and all internal operations are self-timed. Refer to the Timing Reference Diagram for Truth Table for a description of the basic operations of these DDR-IIP (Burst of 4) CIO SRAMs. Read and write addresses are registered on alternating rising edges of the K clock. Reads and writes are performed in double data rate. The following are registered internally on the rising edge of the K clock: