容量 | 18M |
---|---|
規格 | 1Mx18 |
陣 | 2 |
狀態 | Prod |
速度Mhz | 250, 300, 333, 400 |
評論上一版本 | |
產品系列 | 61 = QUAD/P DDR-2/P |
配置 | 1M18 = 1M x18 |
包裝代碼 | B4 = 165 ball BGA (13 x 15 mm) |
ROHS版 | L = Lead-free |
突發類型 | B2 = Burst 2 |
硅片版本 | C = C |
讀延時(RL) | blank = 1.5 clock cycles or 2.5 clock cycles |
ODT選項 | blank = No ODT |
產品類別 | DD = DDR-II, Common I/O |
溫度範圍 | blank = Commercial (0°C to 70°C) |
速度 | 400 = 400MHz |
The 18Mb IS61DDB251236C and IS61DDB21M18C are synchronous, high-performance CMOS static random access memory (SRAM) devices. These SRAMs have a common I/O bus. The rising edge of K clock initiates the read/write operation, and all internal operations are self-timed. Refer to the Timing Reference Diagram for Truth Table for a description of the basic operations of these DDR-II (Burst of 2) CIO SRAMs.