IS43LR16128B-6BL

Buy
Density 2G
Org 128Mx16
Vcc 1.8V
Type MDDR
Refresh 8K
Status Contact
Pkg Pins BGA(60)
Speed Mhz 200, 166
Comment Previous Rev
Product Family 43 = DDR/DDR2/DDR3/DDR4 Commercial/Industrial grade
Temp. Grade blank = Commercial Grade (0°C to +70°C)
Solder Type L = SnAgCu
Number Of Words 128 = 128M
Generation B = B
Speed 6 = 166MHz
Operating Voltage Range LR = 1.8V mobile DDR (LPDDR)
Bus Width 16 = x16
Package Type B = BGA

IS43LR16128B-6BL Features

  • JEDEC standard 1.8V power supply.
  • 64ms refresh period (8K cycle)
  • VDD = 1.8V, VDDQ = 1.8V
  • Auto & self refresh
  • Four internal banks for concurrent operation
  • Concurrent Auto Precharge
  • MRS cycle with address key programs
  • Maximum clock frequency up to 208MHZ
  • - CAS latency 2, 3 (clock) - Burst length (2, 4, 8, 16) - Burst type (sequential & interleave)
  • Fully differential clock inputs (CK, /CK)
  • Maximum data rate up to 416Mbps/pin
  • Power Saving support
  • - PASR (Partial Array Self Refresh) - Auto TCSR (Temperature Compensated Self Refresh)
  • All inputs except data & DM are sampled at the rising
  • - Deep Power Down Mode edge of the system clock - Programmable Driver Strength Control by Full Strength
  • Data I/O transaction on both edges of data strobe or 1/2, 1/4, 1/8 or 3/4 of Full Strength
  • Bidirectional data strobe per byte of data (DQS)
  • Status Register Read (SRR)
  • DM for write masking only
  • LVCMOS compatible inputs/outputs
  • Edge aligned data & data strobe output
  • Operation Temperature:
  • - Commercial (TA= 0 ~ 70 C ) - Industrial (TA= -40 ~ 85 C ) - Automotive, A1 (TA= -40 ~ 85 C ) - Automotive, A2 (TA= -40 ~ 105 C )
  • Center aligned data & data strobe input OPTIONS
  • Configuration:
  • - 128Mx16 (32M x16 x 4 banks) - 64Mx32 (16M x32 x 4 banks)
 

Related Part Number(s)

Description Stock Qty Available Qty Description Stock Qty Available Qty
IS43LR16128B-6BL-TR IS43LR16128B-5BLI-TR
IS43LR16128B-5BL IS43LR16128B-6BLI
IS43LR16128B-5BL-TR IS43LR16128B-6BLI-TR
IS43LR16128B-5BLI