容量 | 72M |
---|---|
規格 | 2Mx36 |
VccQ | 2.5/3.3V |
電壓 | 3.3V |
tKQ | 2.6, 3.1, 3.5 |
速度(MHz) | 250 |
腳位/封裝 | TQ = TQFP |
狀態 | Prod |
評注 | P |
產品系列 | 61 = 高速 |
焊接 | [空白] = SnPb |
温規 | I = 工業級 (-40C to +85°C) |
外包裝 | 卷轴包 |
展示更多
(84)
IS61NLP204836B-250TQI-TR 特徵
- 100 percent bus utilization
- No wait cycles between Read and Write
- Internal self-timed write cycle
- Individual Byte Write Control
- Single R/W (Read/Write) control pin
- Clock controlled, registered address, data and control
- Interleaved or linear burst sequence control us- ing MODE input
- Three chip enables for simple depth expansion and address pipelining
- Power Down mode
- Common data inputs and data outputs
- CKE pin to enable clock and suspend operation
- JEDEC 100-pin TQFP, 165-ball PBGA and 119- ball PBGA packages
- Power supply: NLP: Vdd 3.3V (± 5%), Vddq 3.3V/2.5V (± 5%) NVP: Vdd 2.5V (± 5%), Vddq 2.5V (± 5%) NVVP: Vdd 1.8V (± 5%), Vddq 1.8V (± 5%)
- JTAG Boundary Scan for PBGA packages
- Industrial temperature available
概觀
, 100 percent bus utilization , No wait cycles between Read and Write , Internal self-timed write cycle , Individual Byte Write Control , Single R/W (Read/Write) control pin , Clock controlled, registered address,