IS49NLS96400A-33BLI-TR

Org 64Mx9
Pkg(Pins) BGA(144)
Speed tCK = 3.3ns; tRC = 20ns
Solder Lead-free (RoHS Compliant)
Status Prod
Outpack Tape on Reel
Interface Separate I/O
Temp.Range Industrial Grade (-40C to +85°C)
Product Family 49NL = RLDRAM 2
Configuration 96400 = 64M x 9
Package Code B = B
Speed Grade 33 = tCK = 3.3ns; tRC = 20ns
ROHS Version L = Lead-free (RoHS compliant)
Package Number B = 144-ball FBGA (RLDRAM 2)
I/O Type S = Separate I/O
Temperature Range I = Industrial (-40C to 85°C)
Generation A = A

IS49NLS96400A-33BLI-TR Features

  • Differential input clocks (CK, CK#)
  • Differential input data clocks (DKx, DKx#)
  • On-die DLL generates CK edge-aligned data and output data clock signals
  • Data valid signal (QVLD)
  • HSTL I/O (1.5V or 1.8V nominal)
  • 25-60Ω matched impedance outputs
  • 2.5V VEXT, 1.8V VDD, 1.5V or 1.8V VDDQ I/O
  • On-die termination (ODT) RTT
  • Operating temperature: IEEE 1149.1 compliant JTAG boundary scan Commercial (TC = 0° to +95°C) Industrial (TC = -40°C to +95°C; TA = -40°C to +85°C) 576Mb (64Mbx9, 32Mbx18) Seperate I/O RLDRAM 2 Memory
  • 533MHz DDR operation (1.067 Gb/s/pin data rate) 38.4Gb/s peak bandwidth (x18 at 533 MHz clock frequency)
  • Reduced cycle time (15ns at 533MHz)
  • 32ms refresh (16K refresh for each bank; 128K refresh command must be issued in total each 32ms)
  • 8 internal banks
  • Non-multiplexed addresses (address multiplexing option available)
  • SRAM-type interface
  • Programmable READ latency (RL), row cycle time, and burst sequence length
  • Balanced READ and WRITE latencies in order to optimize data bus utilization
  • Data mask signals (DM) to mask signal of WRITE data; DM is sampled on both edges of DK. OPTIONS
  • Package:  144-ball FBGA (leaded)  144-ball FBGA (lead-free)  144-ball WBGA (lead-free)
  • Configuration:  64Mx9  32Mx18