IS61QDPB44M18C-557B4I

Density 72M
Org 4Mx18
Burst 4
Status Prod
Speed Mhz 450, 500, 550, 567
Comments Previous Revision 2.5 Cycle Read Latency, IS61QDPB24M18A/A1/A2
Product Family 61 = QUAD/P DDR-2/P
Configuration 4M18 = 4M x18
Package Code B4 = 165 ball BGA (13 x 15 mm)
ROHS Version = Leaded
Burst Type B4 = Burst 4
Die Rev C = C
Read Latency (RL) blank = 1.5 clock cycles or 2.5 clock cycles
ODT Option blank = No ODT
Product Type QDP = QUADP
Temperature Range I = Industrial (-40°C to +85°C)
Speed 557 = 557MHz

IS61QDPB44M18C-557B4I Features

  • 2Mx36 and 4Mx18 configuration available.
  • Separate independent read and write ports with concurrent read and write operations.
  • Max. 567 MHz clock for high bandwidth
  • Double Data Rate (DDR) interface for read and write input ports. 2.5 cycle read latency. Fixed 4-bit burst for read and write operations.
  • Clock stop support.
  • Two input clocks (K and K#) for address and control registering at rising edges only. Two echo clocks (CQ and CQ#) that are delivered simultaneously with data.
  • Data Valid Pin (QVLD).
  • HSTL input and output interface.
  • Full data coherency.
  • On-chip Delay Locked Loop (DLL) for wide data valid window.
  • Boundary scan using limited set of JTAG 1149.1 functions.
  • Byte write capability.
  • Fine ball grid array (FBGA) package 13mm x 15mm & 15mm x 17mm body size 165-ball (11 x 15) array
  • Programmable impedance output drivers via 5x user-supplied precision resistor.
  • ODT (On Die Termination) feature is supported optionally on data input, K/K#, and BWx#.
  • Read/write address
  • Read enable
  • Write enable
  • Byte writes for burst addresses 1 and 3
  • Data-in for burst addresses 1 and 3 The following are registered on the rising edge of the K# clock:
  • Byte writes for burst addresses 2 and 4

Overview

The 72Mb IS61QDPB42M36C/C1/C2 and IS61QDPB44M18 C/C1/C2 are synchronous, high-performance CMOS static random access memory (SRAM) devices. These SRAMs have separate I/Os, eliminating the need for high-speed bus turnaround. The rising edge of K clock initiates the read/write operation, and all internal operations are self-timed. Refer to the Timing Reference Diagram for Truth Table for a description of the basic operations of these QUADP (Burst of 4) SRAMs. Read and write addresses are registered on alternating rising edges of the K clock. Reads and writes are performed in double data rate. The following are registered internally on the rising edge of the K clock:

 

Related Part Number(s)

Description Stock Qty Available Qty Description Stock Qty Available Qty
IS61QDPB44M18C-450B4 IS61QDPB44M18C1-450M3
IS61QDPB44M18C-450B4-TR IS61QDPB44M18C1-450M3-TR
IS61QDPB44M18C-450B4I IS61QDPB44M18C1-450M3I
IS61QDPB44M18C-450B4I-TR IS61QDPB44M18C1-450M3I-TR
IS61QDPB44M18C-450B4L IS61QDPB44M18C1-450M3L
IS61QDPB44M18C-450B4L-TR IS61QDPB44M18C1-450M3L-TR
IS61QDPB44M18C-450B4LI IS61QDPB44M18C1-450M3LI
IS61QDPB44M18C-450B4LI-TR IS61QDPB44M18C1-450M3LI-TR
IS61QDPB44M18C-450M3 IS61QDPB44M18C1-500B4
IS61QDPB44M18C-450M3-TR IS61QDPB44M18C2-450B4
IS61QDPB44M18C-450M3I IS61QDPB44M18C2-450B4-TR
IS61QDPB44M18C-450M3I-TR IS61QDPB44M18C2-450B4I
IS61QDPB44M18C-450M3L IS61QDPB44M18C2-450B4I-TR
IS61QDPB44M18C-450M3L-TR IS61QDPB44M18C2-450B4L
IS61QDPB44M18C-450M3LI IS61QDPB44M18C2-450B4L-TR
IS61QDPB44M18C-450M3LI-TR IS61QDPB44M18C2-450B4LI
IS61QDPB44M18C-500B4 IS61QDPB44M18C2-450B4LI-TR
IS61QDPB44M18C-500B4-TR IS61QDPB44M18C2-450M3
IS61QDPB44M18C1-450B4 IS61QDPB44M18C2-450M3-TR
IS61QDPB44M18C1-450B4-TR IS61QDPB44M18C2-450M3I
IS61QDPB44M18C1-450B4I IS61QDPB44M18C2-450M3I-TR
IS61QDPB44M18C1-450B4I-TR IS61QDPB44M18C2-450M3L
IS61QDPB44M18C1-450B4L IS61QDPB44M18C2-450M3L-TR
IS61QDPB44M18C1-450B4L-TR IS61QDPB44M18C2-450M3LI
IS61QDPB44M18C1-450B4LI IS61QDPB44M18C2-450M3LI-TR
IS61QDPB44M18C1-450B4LI-TR
Show All (192)