IS61QDPB41M18A-300M3-TR

Density 18M
Org 1Mx18
Burst 4
Status Prod
Speed Mhz 300, 333, 400, 450
Comments Previous Revision 2.5 Cycle Read Latency
Product Family 61 = QUAD/P DDR-2/P
Configuration 1M18 = 1M x18
Package Code M3 = 165-ball BGA (15 x 17 mm)
ROHS Version = Leaded
Burst Type B4 = Burst 4
Die Rev A = A
Read Latency (RL) blank = 1.5 clock cycles or 2.5 clock cycles
ODT Option blank = No ODT
Product Type QDP = QUADP
Temperature Range blank = Commercial (0°C to 70°C)
Speed 300 = 300MHz
Outpack Tape on Reel

IS61QDPB41M18A-300M3-TR Features

  • 512Kx36 and 1Mx18 configuration available.
  • On-chip Delay-Locked Loop (DLL) for wide data valid window.
  • Separate independent read and write ports with concurrent read and write operations.
  • Synchronous pipeline read with late write operation.
  • Double Data Rate (DDR) interface for read and write input ports. 2.5 cycle read latency. Fixed 4-bit burst for read and write operations.
  • Clock stop support.
  • Two input clocks (K and K#) for address and control registering at rising edges only. Two echo clocks (CQ and CQ#) that are delivered simultaneously with data.
  • Data Valid Pin (QVLD).
  • HSTL input and output interface.
  • Registered addresses, write and read controls, byte writes, data in, and data outputs.
  • Full data coherency.
  • Boundary scan using limited set of JTAG 1149.1 functions.
  • Byte write capability.
  • Fine ball grid array (FBGA) package: 13mmx15mm and 15mmx17mm body size 165-ball (11 x 15) array
  • Programmable impedance output drivers via 5x user-supplied precision resistor.
  • ODT (On Die Termination) feature is supported
  • Read/write address
  • Read enable
  • Write enable
  • Byte writes for burst addresses 1 and 3
  • Data-in for burst addresses 1 and 3 The following are registered on the rising edge of the K# clock:
  • Byte writes for burst addresses 2 and 4

Overview

The 18Mb IS61QDPB451236A/A1/A2 and IS61QDPB41M18A/A1/A2 are synchronous, high- performance CMOS static random access memory (SRAM) devices. These SRAMs have separate I/Os, eliminating the need for high-speed bus turnaround. The rising edge of K clock initiates the read/write operation, and all internal operations are self-timed. Refer to the Timing Reference Diagram for Truth Table for a description of the basic operations of these QUADP (Burst of 4) SRAMs. Read and write addresses are registered on alternating rising edges of the K clock. Reads and writes are performed in double data rate. The following are registered internally on the rising edge of the K clock:

 

Related Part Number(s)

Description Stock Qty Available Qty Description Stock Qty Available Qty
IS61QDPB41M18A-300M3 IS61QDPB41M18A1-300M3
IS61QDPB41M18A-300B4 IS61QDPB41M18A1-300M3-TR
IS61QDPB41M18A-300B4-TR IS61QDPB41M18A1-300M3I
IS61QDPB41M18A-300B4I IS61QDPB41M18A1-300M3I-TR
IS61QDPB41M18A-300B4I-TR IS61QDPB41M18A1-300M3L
IS61QDPB41M18A-300B4L IS61QDPB41M18A1-300M3L-TR
IS61QDPB41M18A-300B4L-TR IS61QDPB41M18A1-300M3LI
IS61QDPB41M18A-300B4LI IS61QDPB41M18A1-300M3LI-TR
IS61QDPB41M18A-300B4LI-TR IS61QDPB41M18A1-333B4
IS61QDPB41M18A-300M3I IS61QDPB41M18A2-300B4
IS61QDPB41M18A-300M3I-TR IS61QDPB41M18A2-300B4-TR
IS61QDPB41M18A-300M3L 10,000 IS61QDPB41M18A2-300B4I
IS61QDPB41M18A-300M3L-TR IS61QDPB41M18A2-300B4I-TR
IS61QDPB41M18A-300M3LI 10,000 IS61QDPB41M18A2-300B4L
IS61QDPB41M18A-300M3LI-TR IS61QDPB41M18A2-300B4L-TR
IS61QDPB41M18A-333B4 IS61QDPB41M18A2-300B4LI
IS61QDPB41M18A-333B4-TR IS61QDPB41M18A2-300B4LI-TR
IS61QDPB41M18A1-300B4 IS61QDPB41M18A2-300M3
IS61QDPB41M18A1-300B4-TR IS61QDPB41M18A2-300M3-TR
IS61QDPB41M18A1-300B4I IS61QDPB41M18A2-300M3I
IS61QDPB41M18A1-300B4I-TR IS61QDPB41M18A2-300M3I-TR
IS61QDPB41M18A1-300B4L IS61QDPB41M18A2-300M3L
IS61QDPB41M18A1-300B4L-TR IS61QDPB41M18A2-300M3L-TR
IS61QDPB41M18A1-300B4LI IS61QDPB41M18A2-300M3LI
IS61QDPB41M18A1-300B4LI-TR IS61QDPB41M18A2-300M3LI-TR
Show All (192)