Density | 36M |
---|---|
Org | 1Mx36 |
Burst | 4 |
Status | Prod |
Speed Mhz | 300, 333, 400, 450 |
Comments Previous Revision | 2.0 Cycle Read Latency |
Product Family | 61 = QUAD/P DDR-2/P |
Configuration | 1M36 = 1M x36 |
Package Code | B4 = 165 ball BGA (13 x 15 mm) |
ROHS Version | = Leaded |
Burst Type | B4 = Burst 4 |
Die Rev | C = C |
Read Latency (RL) | 2 = 2.0 clock cycles |
ODT Option | 1 = ODT Option 1 If ODT = HIGH or floating, a high range termination resistance is selected. If ODT = LOW, a low range termination resistance is selected. |
Product Type | QDP = QUADP |
Temperature Range | I = Industrial (-40°C to +85°C) |
Speed | 333 = 333MHz |
The 36Mb IS61QDP2B41M36C/C1/C2 and IS61QDP2B42M18C/C1/C2 are synchronous, high-performance CMOS static random access memory (SRAM) devices. These SRAMs have separate I/Os, eliminating the need for high-speed bus turnaround. The rising edge of K clock initiates the read/write operation, and all internal operations are self-timed. Refer to the Timing Reference Diagram for Truth Table for a description of the basic operations of these QUADP (Burst of 4) SRAMs. Read and write addresses are registered on alternating rising edges of the K clock. Reads and writes are performed in double data rate. The following are registered internally on the rising edge of the K clock: