Density | 36M |
---|---|
Org | 1Mx36 |
Burst | 2 |
Status | Prod |
Speed Mhz | 300, 333, 400, 450 |
Comments Previous Revision | 2.0 Cycle Read Latency |
Product Family | 61 = QUAD/P DDR-2/P |
Configuration | 1M36 = 1M x36 |
Package Code | M3 = 165-ball BGA (15 x 17 mm) |
ROHS Version | L = Lead-free |
Burst Type | B2 = Burst 2 |
Die Rev | C = C |
Read Latency (RL) | 2 = 2.0 clock cycles |
ODT Option | 1 = ODT Option 1 If ODT = HIGH or floating, a high range termination resistance is selected. If ODT = LOW, a low range termination resistance is selected. |
Product Type | QDP = QUADP |
Temperature Range | I = Industrial (-40°C to +85°C) |
Speed | 333 = 333MHz |
The are synchronous, high-performance CMOS static random access memory (SRAM) devices. These SRAMs have separate I/Os, eliminating the need for high-speed bus turnaround. The rising edge of K clock initiates the read/write operation, and all internal operations are self-timed. Refer to the for a description of the basic.