Density | 36M |
---|---|
Org | 1Mx36 |
Burst | 4 |
Status | Prod |
Speed Mhz | 250, 300, 333, 400 |
Comments Previous Revision | IS61QDB41M36 |
The 36Mb IS61QDB41M36A and IS61QDB42M18A are synchronous, high-performance CMOS static random access memory (SRAM) devices. These SRAMs have separate I/Os, eliminating the need for high-speed bus turnaround. The rising edge of K clock initiates the read/write operation, and all internal operations are self-timed. Refer to the Timing Reference Diagram for Truth Table for a description of the basic operations of these QUAD (Burst of 4) SRAMs. Read and write addresses are registered on alternating rising edges of the K clock. Reads and writes are performed in double data rate. The following are registered internally on the rising edge of the K clock: