IS61DDP2B251236C-450M3

Density 18M
Org 512Kx36
Burst 2
Status Prod
Speed Mhz 300, 333, 400, 450
Comments Previous Revision 2.0 Cycle Read
Product Family 61 = QUAD/P DDR-2/P
Configuration 51236 = 512K x36
Package Code M3 = 165-ball BGA (15 x 17 mm)
ROHS Version = Leaded
Burst Type B2 = Burst 2
Die Rev C = C
Read Latency (RL) 2 = 2.0 clock cycles
ODT Option blank = No ODT
Product Type DDP = DDR-IIP, Common I/O
Temperature Range blank = Commercial (0°C to 70°C)
Speed 450 = 450MHz

IS61DDP2B251236C-450M3 Features

  • 512Kx36 and 1Mx18 configuration available.
  • On-chip Delay-Locked Loop (DLL) for wide data valid window.
  • Common I/O read and write ports.
  • Synchronous pipeline read with self-timed late write operation.
  • Double Data Rate (DDR) interface for read and write input ports. 2.0 cycle read latency. Fixed 2-bit burst for read and write operations.
  • Clock stop support.
  • Two input clocks (K and K#) for address and control registering at rising edges only. Two echo clocks (CQ and CQ#) that are delivered simultaneously with data. +1.8V core power supply and 1.5, 1.8V VDDQ, used with 0.75, 0.9V VREF.
  • HSTL input and output interface.
  • Registered addresses, write and read controls, byte writes, data in, and data outputs.
  • Full data coherency.
  • Boundary scan using limited set of JTAG 1149.1 functions.
  • Byte write capability.
  • Fine ball grid array (FBGA) package: 13mmx15mm and 15mmx17mm body size 165-ball (11 x 15) array
  • Programmable impedance output drivers via 5x user- supplied precision resistor.
  • Data Valid Pin (QVLD).
  • ODT (On Die Termination) feature is supported
  • Read/write address
  • Read enable
  • Write enable
  • Byte writes
  • Data-in for first burst address
  • Data-Out for first burst address The following are registered on the rising edge of the K# clock:
  • Byte writes
  • Data-in for second burst address

Overview

The 18Mb IS61DDP2B251236C/C1/C2 and IS61DDP2B21M18C/C1/C2 are synchronous, high-performance CMOS static random access memory (SRAM) devices. These SRAMs have a common I/O bus. The rising edge of K clock initiates the read/write operation, and all internal operations are self- timed. Refer to the Timing Reference Diagram for Truth Table for a description of the basic operations of these DDR-IIP (Burst of 2) CIO SRAMs. Read and write addresses are registered on alternating rising edge of the K clock. Reads and writes are performed in double data rate. The following are registered internally on the rising edge of the K clock:

 

Related Part Number(s)

Description Stock Qty Available Qty Description Stock Qty Available Qty
IS61DDP2B251236C-333B4 IS61DDP2B251236C1-333M3
IS61DDP2B251236C-333B4-TR IS61DDP2B251236C1-333M3-TR
IS61DDP2B251236C-333B4I IS61DDP2B251236C1-333M3I
IS61DDP2B251236C-333B4I-TR IS61DDP2B251236C1-333M3I-TR
IS61DDP2B251236C-333B4L IS61DDP2B251236C1-333M3L
IS61DDP2B251236C-333B4L-TR IS61DDP2B251236C1-333M3L-TR
IS61DDP2B251236C-333B4LI IS61DDP2B251236C1-333M3LI
IS61DDP2B251236C-333B4LI-TR IS61DDP2B251236C1-333M3LI-TR
IS61DDP2B251236C-333M3 IS61DDP2B251236C1-400B4
IS61DDP2B251236C-333M3-TR IS61DDP2B251236C2-333B4
IS61DDP2B251236C-333M3I IS61DDP2B251236C2-333B4-TR
IS61DDP2B251236C-333M3I-TR IS61DDP2B251236C2-333B4I
IS61DDP2B251236C-333M3L 10,000 IS61DDP2B251236C2-333B4I-TR
IS61DDP2B251236C-333M3L-TR IS61DDP2B251236C2-333B4L
IS61DDP2B251236C-333M3LI 10,000 IS61DDP2B251236C2-333B4L-TR
IS61DDP2B251236C-333M3LI-TR IS61DDP2B251236C2-333B4LI
IS61DDP2B251236C-400B4 IS61DDP2B251236C2-333B4LI-TR
IS61DDP2B251236C-400B4-TR IS61DDP2B251236C2-333M3
IS61DDP2B251236C1-333B4 IS61DDP2B251236C2-333M3-TR
IS61DDP2B251236C1-333B4-TR IS61DDP2B251236C2-333M3I
IS61DDP2B251236C1-333B4I IS61DDP2B251236C2-333M3I-TR
IS61DDP2B251236C1-333B4I-TR IS61DDP2B251236C2-333M3L
IS61DDP2B251236C1-333B4L IS61DDP2B251236C2-333M3L-TR
IS61DDP2B251236C1-333B4L-TR IS61DDP2B251236C2-333M3LI
IS61DDP2B251236C1-333B4LI IS61DDP2B251236C2-333M3LI-TR
IS61DDP2B251236C1-333B4LI-TR
Show All (144)