Density | 36M |
---|---|
Org | 2Mx18 |
Burst | 2 |
Status | Prod |
Speed Mhz | 250, 300, 333, 400 |
Comments Previous Revision | |
Product Family | 61 = QUAD/P DDR-2/P |
Configuration | 2M18 = 2M x18 |
Package Code | B4 = 165 ball BGA (13 x 15 mm) |
ROHS Version | L = Lead-free |
Burst Type | B2 = Burst 2 |
Die Rev | C = C |
Read Latency (RL) | blank = 1.5 clock cycles or 2.5 clock cycles |
ODT Option | blank = No ODT |
Product Type | DD = DDR-II, Common I/O |
Temperature Range | blank = Commercial (0°C to 70°C) |
Speed | 333 = 333MHz |
The 36Mb IS61DDB21M36C and IS61DDB22M18C are synchronous, high-performance CMOS static random access memory (SRAM) devices. These SRAMs have a common I/O bus. The rising edge of K clock initiates the read/write operation, and all internal operations are self-timed. Refer to the Timing Reference Diagram for Truth Table for a description of the basic operations of these DDR-II (Burst of 2) CIO SRAMs.