IS35ML02G081-TLA1-TR

Density 2G
Vcc 3.3V
Status Prod
Bus Width X8
Temp Range -40°C to 105°C
Package Type 48-TSOP, (63-BGA)
ECC Requirement 1-bit
Sequential Read Speed Ns 25
Product Family 35 = Automotive NAND
Package Code T = TSOP-48
Device Technology M = Standard NAND (SLC)
Ecc Requirement 1 = 1-bit ECC
ROHS Version L = true
Outpack Tape on Reel
Revision = First Generation
Temperature Range A1 = Automotive grade (-40°C to +85°C)
Bus Width 08 = x8
Vdd(V) L = 3.3V
Density Configuration 02G = 2G

IS35ML02G081-TLA1-TR Features

  • Efficient Read and Program modes
  • - Command/Address/Data Multiplexed I/O Interface - Command Register Operation - Automatic Page 0 Read at Power-Up Option - Boot from NAND support - Automatic Memory Download - NOP: 4 cycles - Cache Program Operation for High Performance Program - Cache Read Operation - Copy-Back Operation - EDO mode - OTP operation - Two-Plane Operation - Bad-Block-Protect
  • Advanced Security Protection
  • - Hardware Data Protection: - Program/Erase Lockout during Power Transitions
  • Industry Standard Pin-out & Packages
  • - T =48-pin TSOP (Type I ) - B =63-ball VFBGA
  • Flexible & Efficient Memory Architecture
  • - Organization: 256Mb x8 - Memory Cell Array: (256M + 8M) x 8bit - Data Register: (2K + 64) x 8bit - Page Size: (2K + 64) Byte - Block Erase: (128K + 4K) Byte - Memory Cell: 1bit/Memory Cell
  • Highest performance
  • - Read Performance - Random Read: 25us (Max.) - Serial Access: 25ns (Max.) - Write Performance - Program time: 400us - typical - Block Erase time: 2ms
    • typical
  • Low Power with Wide Temp. Ranges
  • - Single 3.3V (2.7V to 3.6V) Voltage Supply - 15 mA Active Read Current - 10 µA Standby Current - Temp Grades: - Industrial: -40°C to +85°C - Extended: -40°C to +105°C - Automotive, A1: -40°C to +85°C - Automotive, A2: -40°C to +105°C

Overview

The IS34/35ML2G081 is a 256Mx8bit with spare 8Mx8bit capacity. The device is offered in 3.3V Vcc Power Supply. Its NAND cell provides the most cost-effective solution for the solid state mass storage market. The memory is divided into blocks that can be erased independently so it is possible to preserve valid data while old data is erased. The device contains 2,048 blocks, composed by 64 pages consisting in two NAND structures of 32 series connected Flash cells. A program operation allows to write the 2,112-Byte page in typical 300us and an erase operation can be performed in typical 3ms on a 128K-Byte for X8 device block. Data in the page mode can be read out at 25ns cycle time per Word. The I/O pins serve as the ports for address and command inputs as well as data input/output. The copy back function allows the optimization of defective blocks management: when a page program operation fails, the data can be directly programmed in another page inside the same array section without the time consuming serial data insertion phase. The cache program feature allows the data insertion in the cache register while the data register is copied into the Flash array. This pipelined program operation improves the program throughput when long files are written inside the memory. A cache read feature is also implemented. This feature allows to dramatically improving the read throughput when consecutive pages have to be streamed out. This device includes extra feature: Automatic Read at Power Up.

 

Related Part Number(s)

Description Stock Qty Available Qty Description Stock Qty Available Qty
IS35ML02G081-TLA1 10,000 IS35ML02G081-BLA2 10,000
IS35ML02G081 IS35ML02G081-BLA2-TR
IS35ML02G081-BLA1 10,000 IS35ML02G081-TLA2 10,000
IS35ML02G081-BLA1-TR IS35ML02G081-TLA2-TR