IS34ML01G084-TLI-TR

Density 1G
Vcc 3.3V
Status Prod
Bus Width X8
Temp Range -40°C to 105°C
Package Type 48-TSOP, 63-BGA
ECC Requirement 4-bit
Sequential Read Speed Ns 25
Product Family 34 = NAND
Package Code T = TSOP-48
Device Technology M = Standard NAND (SLC)
Ecc Requirement 4 = 4-bit ECC
ROHS Version L = true
Outpack Tape on Reel
Revision = First Generation
Temperature Range I = Industrial (-40°C to +85°C)
Bus Width 08 = x8
Vdd(V) L = 3.3V
Density Configuration 01G = 1G

IS34ML01G084-TLI-TR Features

  • Flexible & Efficient Memory Architecture
  • - Organization: 128Mb x8 - Memory Cell Array: (128M + 4M) x 8bit - Data Register: (2K + 64) x 8bit - Page Size: (2K + 64) Byte - Block Erase: (128K + 4K) Byte - Memory Cell: 1bit/Memory Cell
  • Highest performance
  • - Read Performance - Random Read: 25us (Max.) - Serial Access: 25ns (Max.) - Write Performance - Program time: 300us - typical - Block Erase time: 3ms
    • typical
  • Low Power with Wide Temp. Ranges
  • - Single 3.3V (2.7V to 3.6V) Voltage Supply - 15 mA Active Read Current - 10 µA Standby Current - Temp Grades: - Industrial: -40°C to +85°C - Extended: -40°C to +105°C - Automotive, A1: -40°C to +85°C - Automotive, A2: -40°C to +105°C
  • Reliable CMOS Floating Gate Technology
  • - ECC Requirement: X8 - 4bit/512Byte - Endurance: 100K Program/Erase cycles - Data Retention: 10 years
  • Efficient Read and Program modes
  • - Command/Address/Data Multiplexed I/O Interface - Command Register Operation - Automatic Page 0 Read at Power-Up Option - Boot from NAND support - Automatic Memory Download - NOP: 4 cycles - Cache Program Operation for High Performance Program - Cache Read Operation - Copy-Back Operation - EDO mode - OTP Operation - Bad-Block-Protect
  • Advanced Security Protection
  • - Hardware Data Protection - Program/Erase Lockout during Power Transitions

Overview

The IS34/35ML1G084 is a 128Mx8bit with spare 4Mx8bit capacity. The device is offered in 3.3V Vcc Power Supply. Its NAND cell provides the most cost-effective solution for the solid state mass storage market. The memory is divided into blocks that can be erased independently so it is possible to preserve valid data while old data is erased. The device contains 1,024 blocks, composed by 64 pages consisting in two NAND structures of 32 series connected Flash cells. A program operation allows to write the 2,112-Byte page in typical 400us and an erase operation can be performed in typical 3ms on a 128K-Byte for X8 device block. Data in the page mode can be read out at 25ns cycle time per Word. The I/O pins serve as the ports for address and command inputs as well as data input/output. The copy back function allows the optimization of defective blocks management: when a page program operation fails, the data can be directly programmed in another page inside the same array section without the time consuming serial data insertion phase. The cache program feature allows the data insertion in the cache register while the data register is copied into the Flash array. This pipelined program operation improves the program throughput when long files are written inside the memory. A cache read feature is also implemented. This feature allows to dramatically improving the read throughput when consecutive pages have to be streamed out. This device includes extra feature: Automatic Read at Power Up.

 

Related Part Number(s)

Description Stock Qty Available Qty Description Stock Qty Available Qty
IS34ML01G084-TLI 10,000 IS34ML01G084-BLI 2,200
IS34ML01G084 IS34ML01G084-BLI-TR
IS34ML01G084-BLE 10,000 IS34ML01G084-TLE 10,000
IS34ML01G084-BLE-TR IS34ML01G084-TLE-TR